{"id":2231,"date":"2021-05-05T00:25:00","date_gmt":"2021-05-05T00:25:00","guid":{"rendered":"https:\/\/www.fccm.org\/?page_id=2231"},"modified":"2021-05-05T00:40:38","modified_gmt":"2021-05-05T00:40:38","slug":"posters","status":"publish","type":"page","link":"https:\/\/www.fccm.org\/posters\/","title":{"rendered":"Posters"},"content":{"rendered":"\n

List of Accepted Posters<\/h1>\n\n\n\n

A General Video Processing Framework on Edge Computing FPGAs<\/strong>
Feng Yu (Southeast University, China), He Li (University of Cambridge, UK), Rongshi Dai (Southeast University, China), Yongming Tang (Southeast University, China)<\/p>\n\n\n\n

A Tunable Dual-Edge Time-to-Digital Converter<\/strong>
Colin Drewes (University of California, San Diego), Steven Harris (University of California, San Diego), Winnie Wang (University of California, San Diego), Richard Appen (University of California, San Diego), Olivia Weng (University of California, San Diego), Ryan Kastner (University of California, San Diego), William Hunter (Georgia Tech Research Institute), Christopher McCarty (Georgia Tech Research Institute), Dustin Richmond (University of Washington)<\/p>\n\n\n\n

Accelerating Large-Scale Nearest Neighbor Search with Computational Storage Device
<\/strong>Ji-Hoon Kim (School of Electrical Engineering, KAIST, Republic of Korea), Yeo-Reum Park (School of Electrical Engineering, KAIST, Republic of Korea), Jaeyoung Do (Microsoft Research, USA), Soo-Young Ji (Memory Business, Samsung Electronics, Republic of Korea), Joo-Young Kim (School of Electrical Engineering, KAIST, Republic of Korea)<\/p>\n\n\n\n

ARC: Reconfigurable Cache Security Assurance with Application-Specific Randomized Mapping in FPGA-Based Heterogeneous Computing
<\/strong>Sanjay Gandham (University of Central Florida, USA), Rakin Muhammad Shadab (University of Central Florida, USA), Mingjie Lin (University of Central Florida, USA)<\/p>\n\n\n\n

AutoTEA: Automated Transistor-Level Efficient and Accurate Optimization for GRM FPGA Design<\/strong>
Yanze Li (State Key Lab of ASIC & System, School of Microelectronics, Fudan University, China), Yufan Zhang (State Key Lab of ASIC & System, School of Microelectronics, Fudan University, China), Jiafeng Liu (State Key Lab of ASIC & System, School of Microelectronics, Fudan University, China), Jian Wang (State Key Lab of ASIC & System, School of Microelectronics, Fudan University, China), Jinmei Lai (State Key Lab of ASIC & System, School of Microelectronics, Fudan University, China), Gang Qu (University of Maryland, College Park, United States)<\/p>\n\n\n\n

Configurable Pipelined Datapath for Data Acquisition in Interventional Computed Tomography
<\/strong>Daniele Passaretti (Otto von Guericke University Magdeburg; Research Campus STIMULATE, Germany), Thilo Pionteck (Otto von Guericke University Magdeburg, Germany)<\/p>\n\n\n\n

DMA Medusa: A Vendor-Independent FPGA-Based Architecture for 400 Gbps DMA Transfers
<\/strong>Jan Kub\u00e1lek (CESNET a.l.e., Czech Republic), Jakub Cabal (CESNET a.l.e., Czech Republic), Martin \u0160pinler (CESNET a.l.e., Czech Republic), Radek I\u0161a (CESNET a.l.e., Czech Republic)<\/p>\n\n\n\n

Edge Accelerator for Lifelong Deep Learning using Streaming Linear Discriminant Analysis
<\/strong>Duvindu Piyasena (Nanyang Technological University, Singapore), Siew-Kei Lam (Nanyang Technological University, Singapore), Meiqing Wu (Nanyang Technological University, Singapore)<\/p>\n\n\n\n

Enabling OpenMP Task Parallelism on Multi-FPGAs
<\/strong>Ramon Nepomuceno (University of Campinas, Brazil), Renan Sterle (University of Campinas, Brazil), Guilherme Valarini (University of Campinas, Brazil), Marcio Pereira (University of Campinas, Brazil), Herv\u00e9 Yviquel (University of Campinas, Brazil), Guido Araujo (University of Campinas, Brazil)<\/p>\n\n\n\n

Extending HLS with High-Level Descriptive Language for Configurable Algorithm-Level Spatial Structure Design
<\/strong>Chengyue Wang (Zhejiang University, China), Sitao Huang (University of Illinois, USA), Wen-Mei Hwu (University of Illinois, USA), Deming Chen (University of Illinois, USA)<\/p>\n\n\n\n

FERMAT: FPGA-Accelerated Heterogeneous Computing Platform Near NVMe Storage
<\/strong>Yu Zou (University of Central Florida), Mingjie Lin (University of Central Florida)<\/p>\n\n\n\n

FFIVE: An FPGA Framework for Interactive VNF Environments
<\/strong>Juan Camilo Vega (University of Toronto, Canada), Mohammad Ewais (University of Toronto, Canada), Alberto Leon Garcia (University of Toronto, Canada), Paul Chow (University of Toronto, Canada)<\/p>\n\n\n\n

Heterogeneous Dual-Core Overlay Processor for Light-Weight CNNs
<\/strong>Tiandong Zhao (University of California, Los Angeles), Yunxuan Yu (University of California, Los Angeles), Kun Wang (University of California, Los Angeles), Lei He (University of California, Los Angeles)<\/p>\n\n\n\n

Near-Storage Acceleration of Database Query Processing with SmartSSDs
<\/strong>Mohammadreza Soltaniyeh (Rutgers University), Veronica Lagrange Moutinho Dos Reis (Samsung Semiconductor, Inc), Matthew Bryson (Samsung Semiconductor, Inc), Richard Martin (Rutgers University), Santosh Nagarakatte (Rutgers University)<\/p>\n\n\n\n

NullaNet Tiny: Ultra-low-Latency DNN Inference Through Fixed-Function Combinational Logic
<\/strong>Mahdi Nazemi (University of Southern California, USA), Arash Fayyazi (University of Southern California, USA), Amirhossein Esmaili (University of Southern California, USA), Atharva Khare (University of Southern California, USA), Soheil Nazar Shahsavani (University of Southern California, USA), Massoud Pedram (University of Southern California, USA)<\/p>\n\n\n\n

ONT-X: An FPGA Approach to Real-Time Portable Genomic Analysis
<\/strong>Ramachandra Chakenalli Nanjegowda (University of Utah), Gurpreet Kalsi (Intel Labs), Anirban Nag (University of Utah), Kamlesh Pillai (Intel Labs), Sreenivas Subramoney (Intel Labs), Rajeev Balasubramonian (University of Utah)<\/p>\n\n\n\n

Particle Mesh Ewald for Molecular Dynamics in OpenCL on an FPGA Cluster
<\/strong>Lawrence C. Stewart (Silicon Therapeutics, USA), Carlo Pascoe (Silicon Therapeutics, USA), Emery Davis (Silicon Therapeutics, USA), Brian W. Sherman (Silicon Therapeutics, USA), Martin Herbordt (Boston University, USA), Vipin Sachdeva (Silicon Therapeutics, USA)<\/p>\n\n\n\n

Pharos: a Performance Monitor for Multi-FPGA Systems
<\/strong>Arzhang Rafii (University of Toronto, Canada), Paul Chow (University of Toronto, Canada), Welson Sun (Alibaba Group, Canada)<\/p>\n\n\n\n

Reconfigurable Synthesizable Synchronization FIFOs
<\/strong>Ameer M. S. Abdelhadi (University of Toronto), He Li (University of Cambridge)<\/p>\n\n\n\n

Scalable FPGA Median Filtering via a Directional Median Cascade
<\/strong>Oscar Rahnama (University of Oxford, UK), Stuart Golodetz (University of Oxford, UK), Tommaso Cavallari (University of Oxford, UK), Philip Torr (University of Oxford, UK)<\/p>\n\n\n\n

Scheduling Persistent and Fully Cooperative Instructions
<\/strong>Yu Yang (School of EECS, KTH Royal Institute of Technology, Sweden), Ahmed Hemani (School of EECS, KTH Royal Institute of Technology, Sweden), Kolin Paul (Indian Institute of Technology Delhi, India)<\/p>\n\n\n\n

TOCO: A Systolic Network for Efficient Transposed Convolutions with Output-Reuse Paths<\/strong>
Zhengzheng Ma (Peking University), Guojie Luo (Peking University)<\/p>\n\n\n\n

TwinDNN: A Tale of Two Deep Neural Networks
<\/strong>Hyunmin Jeong (University of Illinois, Urbana-Champaign), Deming Chen (University of Illinois, Urbana-Champaign)<\/p>\n\n\n\n

Using hls4ml to Map Convolutional Neural Networks on Interconnected FPGA Devices
<\/strong>Evangelos Mageiropoulos (Foundation for Research and Technology Hellas (FORTH), Greece), Nikolaos Chrysos (Foundation for Research and Technology Hellas (FORTH), Greece), Nikolaos Dimou (Foundation for Research and Technology Hellas (FORTH), Greece), Manolis Katevenis (Foundation for Research and Technology Hellas (FORTH), Greece)<\/p>\n\n\n\n

An FPGA Based Hardware Accelerated Framework for Solar Spectra Matching with Parameterized Matched Filter IP Core
<\/strong>Verjina Torosian Khouygani (California State University, Northridge, USA), Shahnam Mirzaei (California State University, Northridge, USA), Christian Beck (National Science Observatory, USA), Debi Prasad Choudhary (California State University, Northridge, USA)<\/p>\n\n\n\n

Time-Domain FPGA Power Delivery Network Characterization Methodology
<\/strong>Yanran P. Chen (Xilinx, Inc., USA), Martin L. Voogel (Xilinx, Inc., USA), Ed Priest (Xilinx, Inc., USA), Qian Wang (Xilinx, Inc., USA), Ranjeeth Doppalapudi (Xilinx, Inc., USA), Praful Jain (Xilinx, Inc., USA)<\/p>\n","protected":false},"excerpt":{"rendered":"

List of Accepted Posters A General Video Processing Framework on Edge Computing FPGAsFeng Yu (Southeast University, China), He Li (University of Cambridge, UK), Rongshi Dai (Southeast University, China), Yongming Tang (Southeast University, China) A Tunable Dual-Edge Time-to-Digital ConverterColin Drewes (University of California, San Diego), Steven Harris (University of California, San Diego), Winnie Wang (University of … <\/p>\n